Parallel Bit-Level Pipelined VLSI Processing Unit for the Histogramming Operation
Abstract
Using the odd-even network topology, a parallel bit-level pipelined VLSI processing unit is designed for the histogramming operation. In this approach, histogramming is divided into two stages, the counting and marking process and the filtering process. The filtering process is computationally inexpensive compared to the counting and marking phase. The proposed processing unit is composed of one type of bit-serial structure (processing element) operating in parallel. The architecture and VLSI implementation of the processing unit is considered. The performance of the design is compared with the implementation of the histogramming operation on the Massively Parallel Processor. The comparative analysis shows that the odd-even network based approach has significant advantages in terms of both processing speed and performance/cost ratio.< <ETX xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">></ETX>
Cite
Text
Abdelguerfi et al. "Parallel Bit-Level Pipelined VLSI Processing Unit for the Histogramming Operation." IEEE/CVF Conference on Computer Vision and Pattern Recognition, 1988. doi:10.1109/CVPR.1988.196346Markdown
[Abdelguerfi et al. "Parallel Bit-Level Pipelined VLSI Processing Unit for the Histogramming Operation." IEEE/CVF Conference on Computer Vision and Pattern Recognition, 1988.](https://mlanthology.org/cvpr/1988/abdelguerfi1988cvpr-parallel/) doi:10.1109/CVPR.1988.196346BibTeX
@inproceedings{abdelguerfi1988cvpr-parallel,
title = {{Parallel Bit-Level Pipelined VLSI Processing Unit for the Histogramming Operation}},
author = {Abdelguerfi, Mahdi and Sood, Arun K. and Khalaf, S.},
booktitle = {IEEE/CVF Conference on Computer Vision and Pattern Recognition},
year = {1988},
pages = {945-950},
doi = {10.1109/CVPR.1988.196346},
url = {https://mlanthology.org/cvpr/1988/abdelguerfi1988cvpr-parallel/}
}